找回密碼
 To register

QQ登錄

只需一步,快速開始

掃一掃,訪問微社區(qū)

打印 上一主題 下一主題

Titlebook: The Designer’s Guide to Verilog-AMS; Kenneth S. Kundert,Olaf Zinke Book 2004 Springer Science+Business Media New York 2004 Hardware.Signal

[復(fù)制鏈接]
查看: 25338|回復(fù): 35
樓主
發(fā)表于 2025-3-21 18:18:11 | 只看該作者 |倒序?yàn)g覽 |閱讀模式
書目名稱The Designer’s Guide to Verilog-AMS
編輯Kenneth S. Kundert,Olaf Zinke
視頻videohttp://file.papertrans.cn/908/907399/907399.mp4
叢書名稱The Designer‘s Guide Book Series
圖書封面Titlebook: The Designer’s Guide to Verilog-AMS;  Kenneth S. Kundert,Olaf Zinke Book 2004 Springer Science+Business Media New York 2004 Hardware.Signal
描述The Verilog Hardware Description Language (Verilog-HDL) has long been the most popular language for describing complex digital hardware. It started life as a prop- etary language but was donated by Cadence Design Systems to the design community to serve as the basis of an open standard. That standard was formalized in 1995 by the IEEE in standard 1364-1995. About that same time a group named Analog Verilog International formed with the intent of proposing extensions to Verilog to support analog and mixed-signal simulation. The first fruits of the labor of that group became available in 1996 when the language definition of Verilog-A was released. Verilog-A was not intended to work directly with Verilog-HDL. Rather it was a language with Similar syntax and related semantics that was intended to model analog systems and be compatible with SPICE-class circuit simulation engines. The first implementation of Verilog-A soon followed: a version from Cadence that ran on their Spectre circuit simulator. As more implementations of Verilog-A became available, the group defining the a- log and mixed-signal extensions to Verilog continued their work, releasing the defi- tion of Verilog-AMS in 20
出版日期Book 2004
關(guān)鍵詞Hardware; Signal; Verilog; analog; material; modeling; simulation
版次1
doihttps://doi.org/10.1007/b117108
isbn_softcover978-1-4757-8159-5
isbn_ebook978-1-4020-8045-6
copyrightSpringer Science+Business Media New York 2004
The information of publication is updating

書目名稱The Designer’s Guide to Verilog-AMS影響因子(影響力)




書目名稱The Designer’s Guide to Verilog-AMS影響因子(影響力)學(xué)科排名




書目名稱The Designer’s Guide to Verilog-AMS網(wǎng)絡(luò)公開度




書目名稱The Designer’s Guide to Verilog-AMS網(wǎng)絡(luò)公開度學(xué)科排名




書目名稱The Designer’s Guide to Verilog-AMS被引頻次




書目名稱The Designer’s Guide to Verilog-AMS被引頻次學(xué)科排名




書目名稱The Designer’s Guide to Verilog-AMS年度引用




書目名稱The Designer’s Guide to Verilog-AMS年度引用學(xué)科排名




書目名稱The Designer’s Guide to Verilog-AMS讀者反饋




書目名稱The Designer’s Guide to Verilog-AMS讀者反饋學(xué)科排名




單選投票, 共有 0 人參與投票
 

0票 0%

Perfect with Aesthetics

 

0票 0%

Better Implies Difficulty

 

0票 0%

Good and Satisfactory

 

0票 0%

Adverse Performance

 

0票 0%

Disdainful Garbage

您所在的用戶組沒有投票權(quán)限
沙發(fā)
發(fā)表于 2025-3-21 23:08:11 | 只看該作者
第107399主題貼--第2樓 (沙發(fā))
板凳
發(fā)表于 2025-3-22 03:56:11 | 只看該作者
板凳
地板
發(fā)表于 2025-3-22 06:05:22 | 只看該作者
第4樓
5#
發(fā)表于 2025-3-22 11:17:32 | 只看該作者
5樓
6#
發(fā)表于 2025-3-22 12:59:00 | 只看該作者
6樓
7#
發(fā)表于 2025-3-22 18:57:27 | 只看該作者
7樓
8#
發(fā)表于 2025-3-22 22:24:28 | 只看該作者
8樓
9#
發(fā)表于 2025-3-23 01:24:56 | 只看該作者
9樓
10#
發(fā)表于 2025-3-23 06:55:18 | 只看該作者
10樓
 關(guān)于派博傳思  派博傳思旗下網(wǎng)站  友情鏈接
派博傳思介紹 公司地理位置 論文服務(wù)流程 影響因子官網(wǎng) 吾愛論文網(wǎng) 大講堂 北京大學(xué) Oxford Uni. Harvard Uni.
發(fā)展歷史沿革 期刊點(diǎn)評 投稿經(jīng)驗(yàn)總結(jié) SCIENCEGARD IMPACTFACTOR 派博系數(shù) 清華大學(xué) Yale Uni. Stanford Uni.
QQ|Archiver|手機(jī)版|小黑屋| 派博傳思國際 ( 京公網(wǎng)安備110108008328) GMT+8, 2026-1-19 00:42
Copyright © 2001-2015 派博傳思   京公網(wǎng)安備110108008328 版權(quán)所有 All rights reserved
快速回復(fù) 返回頂部 返回列表
大邑县| 沧州市| 呼伦贝尔市| 新泰市| 四会市| 永定县| 澜沧| 定远县| 康定县| 饶平县| 滦平县| 扎赉特旗| 华蓥市| 松滋市| 鹤岗市| 抚远县| 吉林市| 汉寿县| 元朗区| 松潘县| 葫芦岛市| 安陆市| 包头市| 南城县| 榆社县| 讷河市| 德州市| 东兰县| 美姑县| 元朗区| 阿克陶县| 凉城县| 安图县| 普兰县| 西吉县| 横山县| 萨嘎县| 平武县| 威信县| 黄平县| 祁连县|