找回密碼
 To register

QQ登錄

只需一步,快速開(kāi)始

掃一掃,訪問(wèn)微社區(qū)

打印 上一主題 下一主題

Titlebook: A Unified Approach for Timing Verification and Delay Fault Testing; Mukund Sivaraman,Andrzej J. Strojwas Book 1998 Springer Science+Busine

[復(fù)制鏈接]
查看: 43801|回復(fù): 39
樓主
發(fā)表于 2025-3-21 17:03:06 | 只看該作者 |倒序?yàn)g覽 |閱讀模式
期刊全稱A Unified Approach for Timing Verification and Delay Fault Testing
影響因子2023Mukund Sivaraman,Andrzej J. Strojwas
視頻videohttp://file.papertrans.cn/143/142545/142545.mp4
圖書(shū)封面Titlebook: A Unified Approach for Timing Verification and Delay Fault Testing;  Mukund Sivaraman,Andrzej J. Strojwas Book 1998 Springer Science+Busine
影響因子Large system complexities and operation under tight timingconstraints in rapidly shrinking technologies have made it extremelyimportant to ensure correct temporal behavior of modern-day digitalcircuits, both before and after fabrication. Research in(pre-fabrication) timing verification and (post-fabrication) delayfault testing has evolved along largely disjoint lines in spite of thefact that they share many basic concepts. ..A Unified Approach for Timing Verification and Delay FaultTesting. applies concepts developed in the context of delay faulttesting to path sensitization, which allows an accurate timinganalysis mechanism to be developed. This path sensitization strategyis further applied for efficient delay fault diagnosis and delay faultcoverage estimation. .A new path sensitization strategy called Signal Stabilization TimeAnalysis (SSTA) has been developed based on the fact that primitivePDFs determine the stabilization time of the circuit outputs. Thisanalysis has been used to develop a feasible method of identifying theprimitive PDFs in a general multi-level logic circuit. An approach todetermine the maximum circuit delay using this primitive PDFidentification mechanism is
Pindex Book 1998
The information of publication is updating

書(shū)目名稱A Unified Approach for Timing Verification and Delay Fault Testing影響因子(影響力)




書(shū)目名稱A Unified Approach for Timing Verification and Delay Fault Testing影響因子(影響力)學(xué)科排名




書(shū)目名稱A Unified Approach for Timing Verification and Delay Fault Testing網(wǎng)絡(luò)公開(kāi)度




書(shū)目名稱A Unified Approach for Timing Verification and Delay Fault Testing網(wǎng)絡(luò)公開(kāi)度學(xué)科排名




書(shū)目名稱A Unified Approach for Timing Verification and Delay Fault Testing被引頻次




書(shū)目名稱A Unified Approach for Timing Verification and Delay Fault Testing被引頻次學(xué)科排名




書(shū)目名稱A Unified Approach for Timing Verification and Delay Fault Testing年度引用




書(shū)目名稱A Unified Approach for Timing Verification and Delay Fault Testing年度引用學(xué)科排名




書(shū)目名稱A Unified Approach for Timing Verification and Delay Fault Testing讀者反饋




書(shū)目名稱A Unified Approach for Timing Verification and Delay Fault Testing讀者反饋學(xué)科排名




單選投票, 共有 0 人參與投票
 

0票 0%

Perfect with Aesthetics

 

0票 0%

Better Implies Difficulty

 

0票 0%

Good and Satisfactory

 

0票 0%

Adverse Performance

 

0票 0%

Disdainful Garbage

您所在的用戶組沒(méi)有投票權(quán)限
沙發(fā)
發(fā)表于 2025-3-21 22:21:31 | 只看該作者
板凳
發(fā)表于 2025-3-22 03:55:33 | 只看該作者
地板
發(fā)表于 2025-3-22 07:31:03 | 只看該作者
Hans Raml?v,Dennis Steven Friisput stabilizes to its final logic value. In other words, the maximum of the primitive PDF delays is a valid bound for the maximum circuit delay. We elaborate on this in Section 4.1, and prove that this in fact is exactly equal to the maximum circuit delay under the floating mode of operation. We the
5#
發(fā)表于 2025-3-22 08:49:39 | 只看該作者
6#
發(fā)表于 2025-3-22 14:24:50 | 只看該作者
https://doi.org/10.1007/978-1-4614-3840-3elay testing, it is therefore judicious to select a manageable set of test patterns which test each fabricated chip for the presence of delay faults. If a fabricated chip passes a set of delay tests, the confidence one has in the absence of delay faults in the chip is a measure of the effectiveness
7#
發(fā)表于 2025-3-22 17:05:05 | 只看該作者
8#
發(fā)表于 2025-3-22 22:19:27 | 只看該作者
9#
發(fā)表于 2025-3-23 02:16:19 | 只看該作者
10#
發(fā)表于 2025-3-23 08:02:34 | 只看該作者
http://image.papertrans.cn/a/image/142545.jpg
 關(guān)于派博傳思  派博傳思旗下網(wǎng)站  友情鏈接
派博傳思介紹 公司地理位置 論文服務(wù)流程 影響因子官網(wǎng) 吾愛(ài)論文網(wǎng) 大講堂 北京大學(xué) Oxford Uni. Harvard Uni.
發(fā)展歷史沿革 期刊點(diǎn)評(píng) 投稿經(jīng)驗(yàn)總結(jié) SCIENCEGARD IMPACTFACTOR 派博系數(shù) 清華大學(xué) Yale Uni. Stanford Uni.
QQ|Archiver|手機(jī)版|小黑屋| 派博傳思國(guó)際 ( 京公網(wǎng)安備110108008328) GMT+8, 2025-10-21 15:24
Copyright © 2001-2015 派博傳思   京公網(wǎng)安備110108008328 版權(quán)所有 All rights reserved
快速回復(fù) 返回頂部 返回列表
江孜县| 宁强县| 磐安县| 玉树县| 无锡市| 饶阳县| 铜鼓县| 同江市| 兴宁市| 开远市| 泸溪县| 茶陵县| 娄底市| 固阳县| 博客| 龙岩市| 托克逊县| 如皋市| 潼南县| 额济纳旗| 丁青县| 太谷县| 云阳县| 宜丰县| 商城县| 深水埗区| 邓州市| 万源市| 临夏市| 鄂托克前旗| 邯郸市| 禹州市| 荔波县| 聊城市| 新丰县| 平武县| 铜川市| 崇文区| 诸暨市| 乐陵市| 廉江市|